

# 12-Mbit (512K X 24) Static RAM

#### Features

- High speed
- ⊡ t<sub>AA</sub> = 8 ns
- Low active power □ I<sub>CC</sub> = 225 mA at 8 ns
- Low CMOS standby power □ I<sub>SB2</sub> = 25 mA
- Operating voltages of 3.3 ± 0.3V
- 2.0V data retention
- Automatic power down when deselected
- TTL compatible inputs and outputs
- Available in Pb-free standard 119-Ball PBGA

#### **Functional Description**

The CY7C1012DV33 is a high performance CMOS static RAM organized as 512K words by 24 bits. Each data byte is separately controlled by the individual chip selects ( $\overline{CE}_1$ ,  $\overline{CE}_2$ , and  $\overline{CE}_3$ ).  $\overline{CE}_1$  controls the data on the  $IO_0 - IO_7$ , while  $\overline{CE}_2$  controls the data on the data on the data on the data pins  $IO_{16} - IO_{23}$ . This device has an automatic power down feature that significantly reduces power consumption when deselected.

Writing the data bytes into the SRAM is accomplished when the chip select controlling that byte is LOW and the write enable input (WE) input is LOW. Data on the respective input and output (IO) pins is then written into the location specified on the address pins  $(A_0 - A_{18})$ . Asserting all of the chip selects LOW and write enable LOW writes all 24 bits of data into the SRAM. Output enable (OE) is ignored while in WRITE mode.

Data bytes are also individually read from the device. Reading a byte is accomplished when the chip select controlling that byte is LOW and write enable (WE) HIGH, while output enable (OE) remains LOW. Under these conditions, the contents of the memory location specified on the address pins appear on the specified data input and output (IO) pins. Asserting all the chip selects LOW reads all 24 bits of data from the SRAM.

The 24 IO pins  $(IO_0 - IO_{23})$  are placed in a high impedance state when all the chip selects are HIGH or when the output enable  $(\overline{OE})$  is HIGH during a READ mode. For more information, see the Truth Table on page 8.



**Cypress Semiconductor Corporation** Document Number: 38-05610 Rev. \*C



## **Selection Guide**

|                              | -8  | Unit |
|------------------------------|-----|------|
| Maximum Access Time          | 8   | ns   |
| Maximum Operating Current    | 225 | mA   |
| Maximum CMOS Standby Current | 25  | mA   |

# **Pin Configurations**

|   | 1                | 2               | 3               | 4               | 5               | 6               | 7                |
|---|------------------|-----------------|-----------------|-----------------|-----------------|-----------------|------------------|
| Α | NC               | A               | A               | A               | A               | А               | NC               |
| В | NC               | A               | A               | CE <sub>1</sub> | A               | А               | NC               |
| С | IO <sub>12</sub> | NC              | CE <sub>2</sub> | NC              | CE <sub>3</sub> | NC              | IO <sub>0</sub>  |
| D | IO <sub>13</sub> | V <sub>DD</sub> | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>DD</sub> | IO <sub>1</sub>  |
| E | IO <sub>14</sub> | V <sub>SS</sub> | V <sub>DD</sub> | V <sub>SS</sub> | V <sub>DD</sub> | V <sub>SS</sub> | IO <sub>2</sub>  |
| F | IO <sub>15</sub> | V <sub>DD</sub> | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>DD</sub> | IO <sub>3</sub>  |
| G | IO <sub>16</sub> | V <sub>SS</sub> | V <sub>DD</sub> | V <sub>SS</sub> | V <sub>DD</sub> | V <sub>SS</sub> | IO <sub>4</sub>  |
| н | IO <sub>17</sub> | V <sub>DD</sub> | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>DD</sub> | IO <sub>5</sub>  |
| J | NC               | V <sub>SS</sub> | V <sub>DD</sub> | V <sub>SS</sub> | V <sub>DD</sub> | $V_{SS}$        | NC               |
| К | IO <sub>18</sub> | V <sub>DD</sub> | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>DD</sub> | IO <sub>6</sub>  |
| L | IO <sub>19</sub> | V <sub>SS</sub> | V <sub>DD</sub> | V <sub>SS</sub> | V <sub>DD</sub> | V <sub>SS</sub> | IO <sub>7</sub>  |
| м | IO <sub>20</sub> | V <sub>DD</sub> | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>DD</sub> | IO <sub>8</sub>  |
| N | IO <sub>21</sub> | V <sub>SS</sub> | V <sub>DD</sub> | V <sub>SS</sub> | V <sub>DD</sub> | V <sub>SS</sub> | IO <sub>9</sub>  |
| Р | IO <sub>22</sub> | V <sub>DD</sub> | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>DD</sub> | 10 <sub>10</sub> |
| R | IO <sub>23</sub> | Α               | NC              | NC              | NC              | А               | 10 <sub>11</sub> |
| Т | NC               | A               | A               | WE              | A               | А               | NC               |
| U | NC               | A               | A               | OE              | Α               | А               | NC               |

#### Figure 1. 119-Ball PBGA (Top View) <sup>[1]</sup>

Note 1. NC pins are not connected on the die.



## **Maximum Ratings**

Exceeding maximum ratings may shorten the useful life of the device. These user guidelines are not tested.

| Storage Temperature65°C to +150°C                                            |
|------------------------------------------------------------------------------|
| Ambient Temperature with<br>Power Applied55°C to +125°C                      |
| Supply Voltage on V <sub>CC</sub> Relative to GND $^{[2]}$ –0.5V to +4.6V    |
| DC Voltage Applied to Outputs                                                |
| DC Voltage Applied to Outputs in High-Z State $^{[2]}$ 0.5V to V_{CC} + 0.5V |
| DC Input Voltage $^{[2]}$                                                    |

| Current into Outputs (LOW) | 20 mA   |
|----------------------------|---------|
| Static Discharge Voltage   | >2001V  |
| (MIL-STD-883, Method 3015) |         |
| Latch Up Current           | >200 mA |

# **Operating Range**

| Range      | Ambient<br>Temperature | V <sub>cc</sub> |  |
|------------|------------------------|-----------------|--|
| Commercial | 0°C to +70°C           | $3.3V\pm0.3V$   |  |

#### DC Electrical Characteristics Over the Operating Range

| Parameter           | Description                                     | Test Conditions <sup>[3]</sup>                                                                                                                                                                                                                             | -    | -8                    |      |  |
|---------------------|-------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------------------|------|--|
| Parameter           | Description                                     |                                                                                                                                                                                                                                                            | Min  | Max                   | Unit |  |
| V <sub>OH</sub>     | Output HIGH Voltage                             | $V_{CC}$ = Min, $I_{OH}$ = -4.0 mA                                                                                                                                                                                                                         | 2.4  |                       | V    |  |
| V <sub>OL</sub>     | Output LOW Voltage                              | V <sub>CC</sub> = Min, I <sub>OL</sub> = 8.0 mA                                                                                                                                                                                                            |      | 0.4                   | V    |  |
| V <sub>IH</sub>     | Input HIGH Voltage                              |                                                                                                                                                                                                                                                            | 2.0  | V <sub>CC</sub> + 0.3 | V    |  |
| V <sub>IL</sub> [2] | Input LOW Voltage                               |                                                                                                                                                                                                                                                            | -0.3 | 0.8                   | V    |  |
| I <sub>IX</sub>     | Input Leakage Current                           | $GND \leq V_1 \leq V_{CC}$                                                                                                                                                                                                                                 | -1   | +1                    | μA   |  |
| I <sub>OZ</sub>     | Output Leakage Current                          | $GND \leq V_{OUT} \leq V_{CC}$ , output disabled                                                                                                                                                                                                           | -1   | +1                    | μA   |  |
| I <sub>CC</sub>     | V <sub>CC</sub> Operating Supply<br>Current     | V <sub>CC</sub> = Max, f = f <sub>MAX</sub> = 1/t <sub>RC</sub><br>I <sub>OUT</sub> = 0 mA CMOS levels                                                                                                                                                     |      | 225                   | mA   |  |
| I <sub>SB1</sub>    | Automatic CE Power Down<br>Current —TTL Inputs  | $\begin{array}{l} \text{Max } V_{CC}, \ \overline{CE} \geq V_{IH} \\ V_{IN} \geq V_{IH} \text{ or } V_{IN} \leq V_{IL}, \ f = f_{MAX} \end{array}$                                                                                                         |      | 30                    | mA   |  |
| I <sub>SB2</sub>    | Automatic CE Power Down<br>Current —CMOS Inputs | $\begin{array}{l} \text{Max V}_{\text{CC}}, \ \overline{\text{CE}} \geq \text{V}_{\text{CC}} - 0.3\text{V}, \\ \text{V}_{\text{IN}} \geq \text{V}_{\text{CC}} - 0.3\text{V}, \text{ or } \text{V}_{\text{IN}} \leq 0.3\text{V}, \text{ f} = 0 \end{array}$ |      | 25                    | mA   |  |

Notes

V<sub>II</sub> (min) = -2.0V and V<sub>IH</sub>(max) = V<sub>CC</sub> + 2V for pulse durations of less than 20 ns.
CE indicates a combination of all three chip enables. When active LOW, CE indicates the CE<sub>1</sub>, CE<sub>2</sub>, and CE<sub>3</sub> LOW. When HIGH, CE indicates the CE<sub>1</sub>, CE<sub>2</sub>, or CE<sub>3</sub> is HIGH.



# Capacitance

Tested initially and after any design or process changes that may affect these parameters.

| Parameter        | Description       | Test Conditions                                          | Мах | Unit |
|------------------|-------------------|----------------------------------------------------------|-----|------|
| C <sub>IN</sub>  | Input Capacitance | T <sub>A</sub> = 25°C, f = 1 MHz, V <sub>CC</sub> = 3.3V | 8   | pF   |
| C <sub>OUT</sub> | IO Capacitance    |                                                          | 10  | pF   |

#### **Thermal Resistance**

Tested initially and after any design or process changes that may affect these parameters.

| Parameter | Description                                 | Test Conditions                                                            | 119-Ball<br>PBGA | Unit |
|-----------|---------------------------------------------|----------------------------------------------------------------------------|------------------|------|
| JA        | Thermal Resistance<br>(junction to ambient) | Still air, soldered on a 3 × 4.5 inch,<br>four layer printed circuit board | 20.31            | °C/W |
| 30        | Thermal Resistance<br>(junction to case)    |                                                                            | 8.35             | °C/W |

#### **AC Test Loads and Waveforms**

The AC test loads and waveform diagram follows. [4]









Note

4. Valid SRAM operation does not occur until the power supplies have reached the minimum operating  $V_{DD}$  (3.0V). 100 $\mu$ s ( $t_{power}$ ) after reaching the minimum operating  $V_{DD}$ , normal SRAM operation begins including reduction in  $V_{DD}$  to the data retention ( $V_{CCDR}$ , 2.0V) voltage.



# **AC Switching Characteristics**

Over the Operating Range <sup>[5]</sup>

| Deremeter                         | Description                                   | -   | Unit |      |
|-----------------------------------|-----------------------------------------------|-----|------|------|
| Parameter                         | Description                                   | Min | Мах  | Unit |
| Read Cycle                        |                                               |     | •    |      |
| t <sub>power</sub> <sup>[6]</sup> | V <sub>CC</sub> (Typical) to the First Access | 100 |      | μS   |
| t <sub>RC</sub>                   | Read Cycle Time                               | 8   |      | ns   |
| t <sub>AA</sub>                   | Address to Data Valid                         |     | 8    | ns   |
| t <sub>OHA</sub>                  | Data Hold from Address Change                 | 3   |      | ns   |
| t <sub>ACE</sub>                  | CE Active LOW to Data Valid [3]               |     | 8    | ns   |
| t <sub>DOE</sub>                  | OE LOW to Data Valid                          |     | 5    | ns   |
| t <sub>LZOE</sub>                 | OE LOW to Low Z <sup>[7]</sup>                | 1   |      | ns   |
| t <sub>HZOE</sub>                 | OE HIGH to High Z <sup>[7]</sup>              |     | 5    | ns   |
| t <sub>LZCE</sub>                 | CE Active LOW to Low Z <sup>[3, 7]</sup>      | 3   |      | ns   |
| t <sub>HZCE</sub>                 | CE Deselect HIGH to High Z <sup>[3, 7]</sup>  |     | 5    | ns   |
| t <sub>PU</sub>                   | CE Active LOW to Power Up <sup>[3, 8]</sup>   | 0   |      | ns   |
| t <sub>PD</sub>                   | CE Deselect HIGH to Power Down [3, 8]         |     | 8    | ns   |
| Write Cycle <sup>[9, 10]</sup>    |                                               | ·   | •    |      |
| t <sub>WC</sub>                   | Write Cycle Time                              | 8   |      | ns   |
| t <sub>SCE</sub>                  | CE Active LOW to Write End [3]                | 6   |      | ns   |
| t <sub>AW</sub>                   | Address Setup to Write End                    | 6   |      | ns   |
| t <sub>HA</sub>                   | Address Hold from Write End                   | 0   |      | ns   |
| t <sub>SA</sub>                   | Address Setup to Write Start                  | 0   |      | ns   |
| t <sub>PWE</sub>                  | WE Pulse Width                                | 6   |      | ns   |
| t <sub>SD</sub>                   | Data Setup to Write End                       | 5   |      | ns   |
| t <sub>HD</sub>                   | Data Hold from Write End                      | 0   |      | ns   |
| t <sub>LZWE</sub>                 | WE HIGH to Low Z <sup>[7]</sup>               | 3   |      | ns   |
| t <sub>HZWE</sub>                 | WE LOW to High Z [7]                          |     | 5    | ns   |

Notes

Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5V, and input pulse levels of 0 to 3.0V. Test conditions for the read cycle use 5. output loading as shown in part a) of AC Test Loads and Waveforms, unless specified otherwise.

6.

7.

8

the write. The transition of any of these signals terminate the write. The input data setup and hold timing are referenced to the leading edge of the signal that terminates the write. 9. the write.

10. The minimum write cycle time for Write Cycle No. 3 ( $\overline{WE}$  controlled,  $\overline{OE}$  LOW) is the sum of t<sub>HZWE</sub> and t<sub>SD</sub>.



#### **Data Retention Characteristics**

#### Over the Operating Range

| Parameter                        | Description                               | Conditions <sup>[3]</sup>                                                                              | Min             | Тур | Max | Unit |
|----------------------------------|-------------------------------------------|--------------------------------------------------------------------------------------------------------|-----------------|-----|-----|------|
| V <sub>DR</sub>                  | V <sub>CC</sub> for Data Retention        |                                                                                                        | 2               |     |     | V    |
| I <sub>CCDR</sub>                | Data Retention Current                    | $V_{CC} = 2V$ , $\overline{CE} \ge V_{CC} - 0.2V$ ,<br>$V_{IN} \ge V_{CC} - 0.2V$ or $V_{IN} \le 0.2V$ |                 |     | 25  | mA   |
| t <sub>CDR</sub> <sup>[11]</sup> | Chip Deselect to Data Re-<br>tention Time |                                                                                                        | 0               |     |     | ns   |
| t <sub>R</sub> <sup>[12]</sup>   | Operation Recovery Time                   |                                                                                                        | t <sub>RC</sub> |     |     | ns   |

#### Data Retention Waveform



# Switching Waveforms



#### Notes

- 11. Tested initially and after any design or process changes that may affect these parameters.
- 12. Full device operation requires lin<u>ear</u>  $V_{CC}$  ramp from  $V_{DR}$  to  $V_{CC(min)} \ge 50 \ \mu s$  or stable at  $V_{CC(min)} \ge 50 \ \mu s$ .
- 13. Device is continuously selected.  $\overline{OE}$ ,  $\overline{CE} = V_{IL}$ .
- 14. WE is HIGH for read cycle.
- 15. Address valid before or similar to  $\overline{CE}$  transition LOW.



#### Switching Waveforms (continued)



16. Data IO is high impedance if  $\overline{OE} = V_{IH}$ . 17. If  $\overline{CE}$  goes HIGH simultaneously with WE going HIGH, the output remains in a high impedance state. 18. During this period, the IOs are in output state. Do not apply input signals.





#### **Truth Table**

| CE <sub>1</sub> | CE <sub>2</sub> | CE3 | OE | WE | 10 <sub>0</sub> – 10 <sub>7</sub> | 10 <sub>8</sub> – 10 <sub>15</sub> | 10 <sub>16</sub> – 10 <sub>23</sub> | Mode                          | Power                      |
|-----------------|-----------------|-----|----|----|-----------------------------------|------------------------------------|-------------------------------------|-------------------------------|----------------------------|
| Н               | Н               | Н   | Х  | Х  | High Z                            | High Z                             | High Z                              | Power Down                    | Standby (I <sub>SB</sub> ) |
| L               | Н               | Н   | L  | Н  | Data Out                          | High Z                             | High Z                              | Read                          | Active (I <sub>CC</sub> )  |
| Н               | L               | Н   | L  | Н  | High Z                            | Data Out                           | High Z                              | Read                          | Active (I <sub>CC</sub> )  |
| Н               | Н               | L   | L  | Н  | High Z                            | High Z                             | Data Out                            | Read                          | Active (I <sub>CC</sub> )  |
| L               | L               | L   | L  | Н  | Full Data Out                     | Full Data Out                      | Full Data Out                       | Read                          | Active (I <sub>CC</sub> )  |
| L               | Н               | Н   | Х  | L  | Data In                           | High Z                             | High Z                              | Write                         | Active (I <sub>CC</sub> )  |
| Н               | L               | Н   | Х  | L  | High Z                            | Data In                            | High Z                              | Write                         | Active (I <sub>CC</sub> )  |
| Н               | Н               | L   | Х  | L  | High Z                            | High Z                             | Data In                             | Write                         | Active (I <sub>CC</sub> )  |
| L               | L               | L   | Х  | L  | Full Data In                      | Full Data In                       | Full Data In                        | Write                         | Active (I <sub>CC</sub> )  |
| L               | L               | L   | Н  | Н  | High Z                            | High Z                             | High Z                              | Selected,<br>Outputs Disabled | Active (I <sub>CC</sub> )  |



#### **Ordering Information**

| ſ | Speed<br>(ns) | Ordering Code      | Package<br>Name | Package Type                                                  | Operating<br>Range |
|---|---------------|--------------------|-----------------|---------------------------------------------------------------|--------------------|
|   | 8             | CY7C1012DV33-8BGXC | 51-85115        | 119-Ball Plastic Ball Grid Array (14 x 22 x 2.4 mm) (Pb-Free) | Commercial         |

# Package Diagram







51-85115-\*B



#### **Document History Page**

| Document Title: CY7C1012DV33 12-Mbit (512K X 24) Static RAM<br>Document Number: 38-05610 |         |               |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|------------------------------------------------------------------------------------------|---------|---------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| REV.                                                                                     | ECN NO. | lssue<br>Date | Orig. of<br>Change | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| **                                                                                       | 250650  | See ECN       | SYT                | New datasheet                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| *A                                                                                       | 469517  | See ECN       | NXR                | Converted from Advance Information to Preliminary<br>Corrected typo in the Document Title<br>Removed –10 and –12 speed bins from product offering<br>Changed J7 Ball of BGA from DNU to NC<br>Removed Industrial Operating range from product offering<br>Included the Maximum ratings for Static Discharge Voltage and Latch Up Current on<br>page 3<br>Changed I <sub>CC(Max)</sub> from 220 mA to 150 mA<br>Changed I <sub>SB1(Max)</sub> from 70 mA to 30 mA<br>Changed I <sub>SB1(Max)</sub> from 40 mA to 25 mA<br>Specified the Overshoot specification in footnote 1<br>Updated the Truth Table<br>Updated the Ordering Information table |
| *B                                                                                       | 499604  | See ECN       | NXR                | Added note 1 for NC pins<br>Changed I <sub>CC</sub> specification from 150 mA to 185 mA<br>Updated Test Condition for I <sub>CC</sub> in DC Electrical Characteristics table<br>Added note for t <sub>ACE</sub> , t <sub>LZCE</sub> , t <sub>HZCE</sub> , t <sub>PU</sub> , t <sub>PD</sub> , and t <sub>SCE</sub> in AC Switching Characteristics<br>Table on page 4                                                                                                                                                                                                                                                                             |
| *C                                                                                       | 1462585 | See ECN       | VKN                | Converted from preliminary to final<br>Updated block diagram<br>Changed I <sub>CC</sub> specification from 185 mA to 225 mA<br>Updated thermal specs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

© Cypress Semiconductor Corporation, 2004-2007. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life support, life support, life support, systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

Document Number: 38-05610 Rev. \*C

Revised September 10, 2007

All product and company names mentioned in this document are the trademarks of their respective holders.